| - | 1 | I | |---|---------------------------------------------------------------------------------------------------------------------|------------| | - | 1 | 1 | | | 1 | × | | | | - | | | Important Note: 1. On completing your answers, compulsorily draw diagonal cross lines on the remaining blank pages. | uncanon, a | # CBCS SCHEME 15MT62 ## Sixth Semester B.E. Degree Examination, June/July 2019 **Embedded Systems (ARM)** Time: 3 hrs. Max. Marks: 80 Note: Answer any FIVE full questions, choosing ONE full question from each module. ### Module-1 - List out and explain RISC design philosophy and also describe how instruction set differs from pure RISC instruction set. (10 Marks) - b. Explain current program status register of ARM with neat sketch. (06 Marks) Discuss the core-extensions concept with necessary sketch. Explain Exceptions, interrupts and vector table in ARM. (10 Marks) (06 Marks) - Explain the following ARM instructions 3 - Arithmetic instructions i) - ii) Logical instructions - iii) Comparison instructions. (09 Marks) b. Explain single register load store addressing modus for ARM instruction set with example. (07 Marks) Explains ARM - Thumb interworking with suitable example code. (08 Marks) - Explain the following thumb instructions - Stack instructions - ii) Multiple register load store instructions. (08 Marks) ### Module-3 - Explain the following with examples for each - One cycle interlock caused by load instruction - Pipeline flush caused by branch (06 Marks) b. With the help of example code show how scheduling of load instructions inserts stall. And also explain how load scheduling by preloading improves efficiency. (10 Marks) - 6 Explain the following; - i) Allocating variables to register numbers - ii) Fixed width Bit field packing and unpacking - Decremented counted loops iii) - iv) Profiling and cycle counting. (16 Marks) ### Module-4 Explain how main memory maps to a direct mapped cache. (08 Marks) Explain logical and physical cache with neat sketch. (08 Marks) | | 7 | 1 | r | |---|------|---|---| | • | - 10 | ч | н | - Explain the following with reference to cache 8 - i) Hit rate and miss rate - ii) Write through and write back - iii) Cache line replacement policies iv) Read allocate and read write allocate. (16 Marks) ### Module-5 - Explain about non-nested interrupt handler and nested interrupt handler scheme. 9 (12 Marks) (04 Marks) - Explain about Exception priorities. ### OR - Explain about prioritized simple interrupt landler with flow chart. 10 (08 Marks) - b. Explain the following concept. - i) ARM processor Exceptions and modes - ii) Link register offsets. (08 Marks) 2 of 2