

|     |  |  |     |      |     | ~ <        | 99° | ♦ |        |
|-----|--|--|-----|------|-----|------------|-----|---|--------|
|     |  |  | GBG | 3 Sc | hem | <b>e</b> S | ) 🗘 |   |        |
| USN |  |  |     |      | Da. | 20)        | ,   |   | 15EC62 |

| Tin | ne: 3         | hrs: Max. Marks: 80                                                                                                                                                             |
|-----|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |               | Note: Answer FIVE full questions, choosing one full question from each module.                                                                                                  |
|     |               | Module-1                                                                                                                                                                        |
| 1   | a.            | With a neat diagram, explain the architecture of ARM cortex M3 microcontroller. (10 Marks)                                                                                      |
|     | b.            | Explain the register organization of Cortex M3. (06 Marks)                                                                                                                      |
|     |               |                                                                                                                                                                                 |
| 2   | 0             | OR Explain the operation modes and privilege levels available in ARM cortex M3 with a nea                                                                                       |
| 2   |               | transition diagram. (06 Marks                                                                                                                                                   |
|     |               | Mention the instructions used for accessing the special registers. Explain the same using                                                                                       |
|     | 1.0           | suitable examples. (04 Marks                                                                                                                                                    |
| Α ( | C             | Explain the stack operations using Push and Pop instructions in ARM Cortex M3. (96 Marks                                                                                        |
|     | <i>&gt;</i> > |                                                                                                                                                                                 |
| 2   |               | Module-2  Final in this and Potate instructions available in APM Contay M2 instruction set. Why is                                                                              |
| 3   |               | Explain shift and Rotate instructions available in ARM Cortex M3 instruction set. Why in there rotate right instruction but no rotate left instruction in Cortex M3? (08 Marks) |
|     |               | Explain the following instructions with suitable example:                                                                                                                       |
|     |               | (i) BFC (ii) SXTH (iii) UBFX (iv) RBIT (08 Marks                                                                                                                                |
|     |               |                                                                                                                                                                                 |
|     |               | OR                                                                                                                                                                              |
| 4   |               | Write the memory map and explain memory access attributes in Cortex M3. (08 Marks                                                                                               |
|     |               | Analyse the following instructions and write the contents of the registers after the execution of each instruction:                                                             |
|     |               | Assume $R8 = 0x00000088$ , $R9 = 0x00000006$ and $R3 = 0x00001111$                                                                                                              |
|     |               | (i) RSB.W R8, R9, #0x10                                                                                                                                                         |
|     |               | (ii) ADD R8, R9, R3                                                                                                                                                             |
|     |               | (iii) BIC.W R6, R8, #0x06                                                                                                                                                       |
|     |               | (iv) ORR R8, R9 (08 Marks                                                                                                                                                       |
|     |               | Mr. 1-1- 2                                                                                                                                                                      |
| 5   | a.            | Differentiate between:  Module-3                                                                                                                                                |
| 3   | a.            | (i) RISC and CISC architecture.                                                                                                                                                 |
|     |               | (ii) Little Endian and Big Endian architecture. (08 Marks)                                                                                                                      |
|     | b.            | What are the features of the following:                                                                                                                                         |
|     |               | (i) I2C bus                                                                                                                                                                     |
|     |               | (ii) IrDA                                                                                                                                                                       |

Important Note: 1. On completing your answers, compulsorily draw diagonal cross lines on the remaining blank pages.

(08 Marks)

Optocoupler

1-wire interface

(iii)

#### OR

- 6 a. What are the different types of memories used in Embedded system design? Explain the role of each. (08 Marks)
  - b. Explain the following circuits in an embedded system:
    - (i) Brown-out protection unit.
    - (ii) Reset circuit.

(08 Marks)

# Module-4

a. Explain the term quality attributes in an embedded system development context. What are the different quality attributes to be considered in an embedded system design. (08 Marks)

b. Explain Data flow graph and control data flow graph models in the embedded design.

(08 Marks)

### OR

8 a. Explain the different 'Embedded firmware design' approach in detail.

(08 Marks)

b. Explain the characteristics of an Embedded system.

(08 Marks)

## Module-5

9 a. Explain the concept of 'deadlock' with a neat diagram. Mention the different conditions which favours a deadlock situation. (08 Marks)

Write a block schematic of IDE environment for embedded system design and explain their functions in brief.

(98 Marks)

#### OR

a. Three processes with process IDs P<sub>1</sub>, P<sub>2</sub>, P<sub>3</sub> with estimated completion time 10, 5, 7 milliseconds respectively enters the ready queue together. A new process P<sub>4</sub> with estimated completion time 2 ms enters the 'Ready' queue after 2 ms. Calculate the waiting time for all the processes and the turn around time for all the processes. Also, calculate the average waiting time and average turn around time. The algorithm used is SJF (Shortest Job First) based preemptive scheduling. Assume all the process contain only CPU operation and no I/O operation are involved.

b. Mention the sequence of operations for embedding the firmware with a programmer and draw the interfacing diagram. (08 Marks)

